

# P.E.S. College of Engineering, Mandya - 571401

(An Autonomous Institution, affiliated to VTU, Belagavi)

# **Faculty Profile**

|                  |    |    |    | 1 |
|------------------|----|----|----|---|
| ( <del>,</del> , | en | ei | ra |   |

|                        | 3 01101 W                                                 |
|------------------------|-----------------------------------------------------------|
| Name                   | Janardhana S Y                                            |
| Designation,           | Assistant Professor                                       |
| Department &           | Electronics and Communication, PES Collage of Engineering |
| Affiliated Institution | Mandya-571401                                             |
| Research Area          | ASIC design Verification, Emerging VLSI technologies      |
| Contact Number         | 6362403325                                                |
| Email ID               | janardhanasy10@gmail.com                                  |
|                        |                                                           |



## **Academic Profile**

## **Educational Qualifications**

| Degree | College                              | University | Year of Passing | % ge | Class                        |
|--------|--------------------------------------|------------|-----------------|------|------------------------------|
| B.E    | BGS Institute of Technology          | VTU        | 2019            | 7.19 | First Class                  |
| M.Tech | PES College of<br>Engineering Mandya | VTU        | 2021            | 9.05 | First Class with Distinction |

#### **Professional Experience**

| Organization and Department          | Designation                  | Period         | Total Experience |
|--------------------------------------|------------------------------|----------------|------------------|
| PES Collage of Engineering<br>Mandya | Assistant Professor          | 2023-till date | 1 month          |
| Excel VLSI Technology                | Design Verification Engineer | 2021-2023      | 1.6 Years        |
| RJ Semiconductor                     | Design Verification Intern   | 2020-2021      | 6 months         |

## **Reports on Academic and Research Activities**

#### **Academic Activities**

Teaching Records (Details of courses taught)

#### Research Guidance (Candidates Awarded / Pursuing Ph.D / M.Sc., Engg./ M.Phil)

| Degree   | Ph. D. | M.Sc., Engg. | M.Phil |
|----------|--------|--------------|--------|
| Awarded  | -      | -            | -      |
| Pursuing | -      | -            | -      |

# Sponsored Research Projects (List of Projects taken up /completed and funds receiver & funding sources)

| Project Title | Project Funded by | Grants Sanctioned | Grants Received |
|---------------|-------------------|-------------------|-----------------|
| -             | -                 | -                 | -               |

#### Research Publications in Refereed Journals and Conferences/Symposia

| Number of Publications in | National | International |  |
|---------------------------|----------|---------------|--|
| Journals                  | -        | -             |  |
| Conferences/Symposia      | -        | -             |  |
|                           |          |               |  |

## Other Important Responsibilities Held in the College

| - | - |
|---|---|
|   |   |
|   |   |